## NATIONAL INSTITUTE OF TECHNOLOGY SRINAGAR HAZRATBAL SRINAGAR KASHMIR-190006 J&K

Advertisement Notice No. 01 of 2017 Dated :- 03-01-2017

Applications are invited for the posts of Project faculty and Lab Engineer in the project "Special Manpower Development Program Chip to System Design" (SMDP C2S) sponsored by MoCIT (Govt. of India), New Delhi. Posts are temporary, but likely to continue for the duration (4 Years) of the project. The posts are coterminous with the duration of the project "SMDP – C2S". The project staff can undergo the PhD programme subsequently, subject to fulfillment of Institute statutes.

Interested candidates may apply with a copy of resume mentioning all details affixed with a recent passport size photograph, and degree certificates; to the Head ECE Deptt, NIT Srinagar latest by 09-02-2017.

Any applicant wishing to apply for both positions needs to submit two applications separately.

| Post               | Job                                                                              | Qual      | Remuneration                              |                        |  |  |
|--------------------|----------------------------------------------------------------------------------|-----------|-------------------------------------------|------------------------|--|--|
|                    | Requirement                                                                      | Essential | Desirable                                 | Consolidated           |  |  |
| Project<br>Faculty | VLSI projects,<br>Teaching VLSI<br>related courses<br>and related<br>activities. |           | of VLSI tools like<br>Cadence,<br>Mentor, | Rs. 40,000/- per month |  |  |

| 1 -1     | I                | 14 | DE/ DE:              | 147      | 17 1 . 1 . |     |     |          |     |
|----------|------------------|----|----------------------|----------|------------|-----|-----|----------|-----|
| Lab      |                  |    | B.E./ B.Tech. in     |          | Knowledg   | _   |     |          |     |
| Engineer | VLSI software    |    | ECE; with a          |          | tools lik  | кe  |     |          |     |
|          | installation and |    | minimum CGPA of      | Cadence, |            |     |     |          |     |
|          | maintenance,     |    | 6.5 or not less than | Mentor,  |            |     | Rs. | 34,000/- | per |
|          | VLSI related     |    | 60%.                 | Tanner,  |            |     | mon | th       | •   |
|          | laboratory class | 2. | M.E./ M.Tech in      |          |            |     |     |          |     |
|          | conduction and   |    | related field with   | ,        |            |     |     |          |     |
|          | related          |    | specialization in    |          | Generatio  | n   |     |          |     |
|          | activities.      |    | VLSI Design/         | etc.     | Ochicialio | ٠٠, |     |          |     |
|          | activities.      |    | Microelectronics or  | GIO.     |            |     |     |          |     |
|          |                  |    |                      |          |            |     |     |          |     |
|          |                  |    | who have done        |          |            |     |     |          |     |
|          |                  |    | Major project        |          |            |     |     |          |     |
|          |                  |    | related to VLSI;     |          |            |     |     |          |     |
|          |                  |    | with a minimum       |          |            |     |     |          |     |
|          |                  |    | CGPA of 6.5 or not   |          |            |     |     |          |     |
|          |                  |    | less than 60%.       |          |            |     |     |          |     |
|          |                  | OF | ₹                    |          |            |     |     |          |     |
|          |                  | 1. | B.E./ B.Tech. in     |          |            |     |     |          |     |
|          |                  |    | ECE; with a          |          |            |     |     |          |     |
|          |                  |    | minimum CGPA of      |          |            |     |     |          |     |
|          |                  |    | 8 or not less than   |          |            |     |     |          |     |
|          |                  |    | 75%.                 |          |            |     |     |          |     |
|          |                  | 2  | Valid Gate Score     |          |            |     |     |          |     |
|          |                  | _  | above the            |          |            |     |     |          |     |
|          |                  |    |                      |          |            |     |     |          |     |
|          |                  |    | prescribed cut off   |          |            |     |     |          |     |
|          |                  | 2  | level.               |          |            |     |     |          |     |
|          |                  | ა. | Knowledge of VLSI    |          |            |     |     |          |     |
|          |                  |    | Software.            |          |            |     |     |          |     |

The list of eligible applicants for written test and / or Interview will be uploaded on the website: <a href="https://www.nitsri.net">www.nitsri.net</a>. after the short listing/ screening of the applications.

Sd/= Registrar

No.NIT/PD/17/248-61 Dated:- 19-01-2017